## CS 250 Spring 2017 Homework 06 Due 11:58pm Wednesday, March 01, 2017 Submit your typewritten file in PDF format to Blackboard.

- What minimum modification to Figure 6.4 to re-design the computer of Chapter 6 as an architecture using 64-bit instructions? Given that instruction size and address size often match, what additional change should be made to Figure 6.4?
   The minimum modification to Figure 6.4 would be that we need a 64 bit adder as well as the constant term being added in to be 8 (64 bit instruction meaning add 8 bytes/64 bits for the next instruction). Additionally, the program counter (pgm ctr) must also now be 64 bit in order to handle the now 64 bit instructions.
- 2. Design an instruction for the processor of Figure 6.9 called *Branch Indirect*, with the mnemonic BRI. BRI sets the Next\_Instruction\_Pointer equal to the contents of data memory at the sum of an immediate value and a register.
  - a. In the style of Figure 6.2, show all information necessary to define BRI.

| operation | unused   | reg B | dst reg | offset          |
|-----------|----------|-------|---------|-----------------|
| 00101     | register |       | NIP     | Immediate Value |

- b. Execution of a BRI instruction will create what values for the register unit control signals?
  - We are creating the mathematical sum of a register and an immediate value for the register unit control to store.
- c. What operation will be performed by the ALU for BRI?

  The ALU will perform the **ADD** operation by taking the sum of a register and an immediate value.
- d. What control signals will be created by BRI for data memory?

  The 'addr in' will be enabled by the control signal and the 'data in' will be ignored by the control signal since we don't need regB in this case.
- e. Which inputs (upper or lower) will be selected by BRI for multiplexers M1, M2, and M3?
  - We will select the **lower** input of the M2 so we can add the offset. We will select the **upper** input of the M3 so we are able to store the result of the A DD back into the register unit. We will select the **lower** input of the M1 so we can carry on with the next instruction.
- f. What other Chapter 6 instruction has this same multiplexer selection pattern? This shares the same selection pattern as the LOAD in chapter 6.

- 3. How many control signals are generated when an instruction is decoded in Figure 6.9? Assume that the ISA may contain 32 instructions.

  Assuming the ISA may contain 32 instructions, 6 control signals are generated. These are: M1, M2, M3, ALU, data memory, and register unit.
- 4. Assume that a single chip implements M2 in Figure 6.9. How many pins does this chip have?
  99 total pins. We have two 32 bit inputs. A 32 bit output, a Vcc pin, a ground pin, and a control pin. 32 \* 2 + 32 + 1 + 1 + 1 = 99 pins.
- 5. Define three new instructions in the format of Figure 6.2 as follows. JSR, jump to subroutine, has an opcode field of 00101 and executes by saving the current default\_next\_instruction\_address in a stack data structure in memory and branching to default\_next\_instruction\_address + Offset. RET, return from subroutine, has opcode 00110 and has automatic access to the address of the top of stack in memory and causes the contents of the top of stack in memory to become the value of next\_instruction\_address in the fetch circuitry. AND, bitwise logical AND, has opcode 00111.
  - a. Write the machine code for each line of assembly in the following program snippet. A "snippet" is a few lines of code that may not make logical sense, likely due to missing context. The symbol ... confirms that the assembly program exists within a larger context, but that context is not to be part of your answer. Label each line of machine code with its hexadecimal address. Use a constant-wide font for your answer and put a space between each field in the format of Figure 6.2 to aid readability, knowing that there are no spaces in machine code. If a format field can contain any bit string, then fill that field with 1. Instead of using ... in your answer to denote the unknown contents of memory between main: and MiddleBytes: state on that line of your answer how many intervening instructions could fit in the memory region where the content has not been specified in the assembly program. Note that all registers are global, and thus visible at all times to all instructions.

0x003FFFFC ...

0x00400000 main: JSR MiddleBytes ; call subroutine MiddleBytes

0x00400000 00101 0x00400004 unused stack 24<sub>16</sub>

0x00400004 STORE r1, 0(r5) ; Memory[r5+0] <- r1

0x00400004 00011 r5 r1 unused 0

0x00400008 ADD r2, r3, r4 ; r2 <- r3 + r4

0x00400008 00001 r3 r4 r2 unused

0x0040000C JSR MiddleBytes ; call subroutine MiddeBytes

0x0040000C 00101 0x0040002C unused stack 20<sub>16</sub>

•••

23 more isntructions can be fit here

0x00400024 MiddleBytes: AND r1,r2,4080 ; r1 <- r2 AND 0x0FF0

0x00400024 00111 r2 unused r1 0x0FF0

0x00400028 RET ; return from MiddleBytes

0x00400028 00110 stack unused unused unused

0x0040002C ...

b. What are the value(s), if any, of all symbolic addresses in the assembly language of part a. of this question?

We do not know the symbolic addresses since we do not know the starting values of any of them.

c. What are the immediate value(s), if any, in the assembly language of part a. of this question? State any value as a tuple of the form (mnemonic, 0x...). If the value does not fit exactly into an integer number of hexadecimal digits, assume that any extra bits in the hexadecimal notation are zeros. If there are no immediate values, clearly so state in your answer.

STORE, 0x0 AND, 0x0FF0

d. Are any of the instructions in your machine code position dependent? If not, why not, and is so, which instructions(s) and why?

There is no direct dependency in the code as no previous instruction affect the following instructions (each acts on their own clock). The only dependence is in STORE as it must wait on RET in order to execute.

- e. Did generation of the machine code in your answer to part a. rely on the assembler being two-pass? Describe the action of the two passes with respect to generating the immediate values, if any listed in your answer to part c. of this question. Yes it did rely on the assembler being two-pass. This is because the assembler didn't know how far the JSR jump would need to be. The first pass is where you are jumping from the address and to where. The second pass is the one concerned with the 'STORE, 0x0' because it was offsetting an address as opposed to AND, 0x0FF0 where it was a bitwise operation and not an address offset.
- 6. Using Lecture 13, Slide 15 as a reference, draw a sequence of three diagrams showing the movement of data through a 1-address machine executing the three lines of assembly corresponding to C=A+B. You answer should contain one diagram for each line of code. The architectural part of each of the three diagrams should be identical. Then, each diagram also shows the location of each data item mentioned in the corresponding line of code and has arrows showing all data item movement(s) resulting from the execution of that line of code. See Lecture 13 Slides 6 through 9 for an example of the identical question answered for a 0-address architecture.



- 7. Which addressing modes of Figure 7.6 are
  - a. impossible, and which are possible, for a machine with 32-bit instructions and a 32-bit address? Give a reason for any impossible mode.

**Possible Modes:** 1, 2, 4 **Impossible Modes:** 3, 5

Modes 3 and 5 are impossible because these are both indirect/direct memory references. In order for this to be possible the instruction must be rather large in size. A 32-bit instruction with 32-bit address is not enough.

b. perhaps possible for a machine with 64-bit instructions and 16 Gbytes of byte-addressed memory? Give reasons.

In this case, all the modes are now possible. This is because the increased memory allows for the indirect/direct memory references (modes 3 and 5).